## Abstract Submitted for the MAR10 Meeting of The American Physical Society

of Energy dissipation nanotransistors formed at the LaAlO<sub>3</sub>/SrTiO<sub>3</sub> interface<sup>1</sup> PATRICK IRVIN, CHENG CEN, JEREMY LEVY, Department of Physics and Astronomy, University of Pittsburgh, Pittsburgh, PA 15260, JAE-WAN PARK, CHANG-BEOM EOM, Department of Materials Science and Engineering, University of Wisconsin-Madison, Madison, WI 53706 — Nanoscale control of the metal-insulator transition at the interface between LaAlO<sub>3</sub> and SrTiO<sub>3</sub> can be used to create transistors with dimensions below projected limits for CMOS.<sup>23</sup> In order to help determine the scalability of such transistors, we are attempting to characterize the dissipation mechanisms in transistor designs. Such a determination must distinguish power dissipated by the transistor from power dissipated in the oxide nanowire leads. We discuss noise cross correlation measurements designed to elucidate the mechanism for transistor switching, and attempt to quantify dissipation mechanisms during switching.

<sup>1</sup>Support from DARPA seedling (W911NF-09-10258) and the Fine Foundation (JL) is gratefully acknowledged.

<sup>2</sup>C. Cen, S. Thiel, K. E. Andersen, C. S. Hellberg, J. Mannhart, and J. Levy, Nature Materials **7**, 2136 (2008).

<sup>3</sup>C. Cen, S. Thiel, J. Mannhart, and J. Levy, Science **323**, 1026 (2009).

Patrick Irvin Department of Physics and Astronomy, University of Pittsburgh, Pittsburgh, PA 15260

Date submitted: 11 Dec 2009

Electronic form version 1.4