## Abstract Submitted for the MAR13 Meeting of The American Physical Society

Fabrication, electrical characterization and scanning gate microscopy of Schottky silicon nanowire devices SORIN MELINTE, ANDRA IORDANESCU, CONSTANTIN DUTU, DENIS FLANDRE, ELEN/ICTM, Universite catholique de Louvain, Belgium, SEBASTIEN FANIEL, FREDERICO MAR-TINS, BENOIT HACKENS, NAPS/IMCN, Universite catholique de Louvain, Belgium, ICTM TEAM, IMCN TEAM — We report the fabrication and the electrical characterization of Schottky silicon nanowire field effect transistors. Our devices are built with a top down approach on silicon-on-insulator wafers with (100) crystallographic orientation and 10 - 25  $\Omega$ .cm resistivity of the silicon top layer. The transistor's channel is assured by silicon nanowires patterned by electron beam lithography and wet etching. The nanowires have nominal cross sections down to  $30 \times 30$  nm<sup>2</sup>. For example, platinum-silicon Schottky contacts are made by physical deposition of a platinum layer followed by an annealing at  $500^{\circ}$ C for 2 minutes in a N<sub>2</sub> atmosphere. The devices are characterized at various temperatures by current-voltage measurements and scanning gate microscopy techniques. Varying the dimensionality and geometry of the contacts, the nature of metal-semiconductor junctions and the substrate strain, we get new insights into the influence of trapped charges at the  $Si - SiO_2$  interface on transport through  $SiO_2$ -enclosed nanowires, at the nanometer scale.

Sorin Melinte ELEN/ICTM, Universite catholique de Louvain, Belgium

Date submitted: 25 Oct 2012

Electronic form version 1.4