Abstract Submitted for the MAR13 Meeting of The American Physical Society

Realization of Negative Capacitance with Topological Insulator Based MOS Capacitor<sup>1</sup> HUI YUAN, GMU, KAI ZHANG, ODU, HAO ZHU, HAITAO LI, DIMITRIS IOANNOU, GMU, HELMUT BAUMGART, ODU, CURT RICHTER, NIST, QILIANG LI, GMU, ECE, GEORGE MASON UNIVERSITY TEAM, SEMICONDUCTOR AND DIMENSIONAL METROLOGY DIVISION OF NIST TEAM, ECE, OLD DOMINION UNIVERSITY TEAM — Negative capacitance is one of way to achieve steep subthreshold slope exceeding its thermal limit in metal-oxide-semiconductor field effect transistor (MOSFET). The common materials under study for negative capacitance are ferroelectric thin films. However, the integration of regular ferroelectric materials (e.g., PZT) into semiconductor based devices is usually difficult due to the high temperature required for crystallization and precise control of oxygen percentage in ferroelectric materials. In this work, we found that negative capacitance can be achieved by introducing a topological insulator interlayer into a conventional MOS capacitor. Three-dimensional topological insulators inherently contain a insulator/semiconductor bulk and a gapless conducting surface. When an electric field is added to topological insulator interlayer, imbalanced charge carriers (electrons and holes) would be generated and then accumulate on either surface of the film, resulting in a temporary residual polarization. As a result, a ferroelectric-like hysteresis and negative capacitance are achieved. We believe this approach will be very attractive to achieve steep subthreshold using negative capacitance.

<sup>1</sup>Supported by NSF Career grant 0846649.

Qiliang Li Dept. of Electrical and Computer Engineering, George Mason University

Date submitted: 21 Nov 2012

Electronic form version 1.4